RTL2GDS Demo Part 1: Logic Simulation with Xcelium

Описание к видео RTL2GDS Demo Part 1: Logic Simulation with Xcelium

Digital VLSI Design - Hands on Demonstration

This is part 1 of a series of demonstrations for carrying out an RTL2GDS ASIC Digital Implementation Flow. In this series, I cover the entire flow, starting with simulation and direct test of an RTL block, through synthesis, floorplanning, placement and routing. The flow is demonstrated on a small toy counter block that I showed in my Digital VLSI Design (DVD) lecture series and goes through all steps of the digital design flow. In this series, we use Cadence tools: Xcelium, Genus, Innovus, Voltus and Tempus and work according to the methodology that I developed for the EnICS Labs at Bar-Ilan University.

In this video, I run logic simulation on a testbench for a small RTL block using the methodology that I introduced in the preface to this series (   • RTL2GDS Demo preface: Project Workspa...  ) using Cadence Xcelium (formerly Incisive). The demonstration goes over the RTL design of the block and the testbench and demonstrates how to simulate the block, view waveforms, and add automation by scripting the flow.

In the future, I plan to provide skeleton files and scripts on the EnICS Labs github https://github.com/enics-labs to use as a basis for setting up a flow.

The entire DVD course can be accessed at https://enicslabs.com/academic-course...
You can find slide decks and links to all of my lectures on the EnICS Labs website at https://enicslabs.com/education/ or directly access my recordings through my YouTube channel @aditeman


All rights reserved:
Prof. Adam Teman
Emerging nanoscaled Integrated Circuits and Systems (EnICS) Labs
Faculty of Engineering, Bar-Ilan University

Комментарии

Информация по комментариям в разработке